Skip to main navigation Skip to search Skip to main content

Low latency parallel turbo decoding implementation for future terrestrial broadcasting systems

  • Hua Luo
  • , Yue Zhang
  • , Wei Li
  • , Li-Ke Huang
  • , John Cosmas
  • , Dayou Li
  • , Carsten Maple
  • , Xun Zhang
  • Institute Supérieur d'Electronique de Paris
  • Brunel University London
  • University of Warwick

Research output: Contribution to journalArticlepeer-review

11 Citations (Scopus)
2 Downloads (Pure)

Abstract

As a class of high-performance forward error correction codes, turbo codes, which can approach the channel capacity, could become a candidate of the coding methods in future terrestrial broadcasting (TB) systems. Among all the demands of future TB system, high throughput and low latency are two basic requirements that need to be met. Parallel turbo decoding is a very effective method to reduce the latency and improve the throughput in the decoding stage. In this paper, a parallel turbo decoder is designed and implemented in field-programmable gate array (FPGA). A reverse address generator is proposed to reduce the complexity of interleaver and also the iteration time. A practical method of modulo operation is realized in FPGA which can save computing resources compared with using division operation. The latency of parallel turbo decoder after implementation can be as low as 23.2 us at a clock rate of 250 MHz and the throughput can reach up to 6.92 Gbps.
Original languageEnglish
Pages (from-to)96-104
JournalIEEE Transactions on Broadcasting
Volume64
Issue number1
DOIs
Publication statusPublished - 21 Jun 2017

Keywords

  • FPGA
  • interleave
  • low latency
  • parallel turbo decoding
  • terrestrial broadcasting

Fingerprint

Dive into the research topics of 'Low latency parallel turbo decoding implementation for future terrestrial broadcasting systems'. Together they form a unique fingerprint.

Cite this